Explore projects
-
Updated
-
-
Eclipse Research Labs / CODECO Project / Use-Cases / P1-SmartCity / rslidar_sdk
BSD 3-Clause "New" or "Revised" LicenseUpdated -
-
Updated
-
Eclipse Research Labs / CODECO Project / Use-Cases / P6-CrownstoneSmartBuildings
GNU General Public License v3.0 or laterUpdated -
Eclipse Projects / Eclipse openpass / openscenario1-engine
Eclipse Public License 2.0Updated -
Eclipse Projects / xfsc / Notarization / Notarization Service
Apache License 2.0Updated -
Updated
-
Eclipse Research Labs / ENACT Project / Dynamic Graph Modeller
GNU General Public License v3.0 or laterUpdated -
Updated
-
The purpose of the repo is to support CORE-V Wally architectural verification
Pending deletion 0Updated -
The purpose of the repo is to support CORE-V Wally architectural verification
Updated -
CORE-V Wally is a configurable RISC-V Processor associated with RISC-V System-on-Chip Design textbook. Contains a 5-stage pipeline, support for A, B, C, D, F, M and Q extensions, and optional caches, BP, FPU, VM/MMU, AHB, RAMs, and peripherals.
Pending deletion 0Updated -
CORE-V Wally is a configurable RISC-V Processor associated with RISC-V System-on-Chip Design textbook. Contains a 5-stage pipeline, support for A, B, C, D, F, M and Q extensions, and optional caches, BP, FPU, VM/MMU, AHB, RAMs, and peripherals.
Updated -
OpenHW Group / backup-20250316 / cve2
Apache License 2.0The CORE-V CVE2 is a small 32 bit RISC-V CPU core (RV32IMC/EMC) with a two stage pipeline, based on the original zero-riscy work from ETH Zurich and Ibex work from lowRISC.
Updated -
OpenHW Group / backup-20250309 / cve2
Apache License 2.0The CORE-V CVE2 is a small 32 bit RISC-V CPU core (RV32IMC/EMC) with a two stage pipeline, based on the original zero-riscy work from ETH Zurich and Ibex work from lowRISC.
Pending deletion 0Updated