Explore projects
-
Eclipse Projects / aidge / aidge
Eclipse Public License 2.0Aidge meta-repository, which includes the main modules of the Aidge framework as Git submodules, plus the documentation and tutorials.
Updated -
Eclipse Projects / aidge / aidge_backend_cpu
Eclipse Public License 2.0Aidge's reference CPU backend, written in C++, not optimized for performances
Updated -
Eclipse Projects / aidge / aidge_backend_cuda
Eclipse Public License 2.0Aidge's CUDA backend, written in C++/CUDA and using NVidia's CuDNN and CuBLAS libraries. Required for training and inference on NVidia's GPUs
Updated -
Eclipse Projects / aidge / aidge_core
Eclipse Public License 2.0Aidge's core module, written in C++, always required
Updated -
Eclipse Projects / aidge / aidge_export_arm_cortexm
Eclipse Public License 2.0Aidge's C++ export module optimized for ARM Cortex-M
Updated -
Eclipse Projects / aidge / aidge_export_cpp
Eclipse Public License 2.0Aidge's reference C++ export module, required for generating standalone C++ static compute graph
Updated -
Eclipse Projects / aidge / aidge_onnx
Eclipse Public License 2.0Aidge's ONNX import/export module, written in Python, required for ONNX interoperability
Updated -
Aidge's quantization module, for both PTQ and QAT, written in C++
Updated -
Eclipse Research Labs / CODECO Project / Automated Configuration Management - ACM
Apache License 2.0Updated -
Eclipse Research Labs / CODECO Project / Use-Cases / P2 - VehicularDT / V2XServices / BTP
GNU Affero General Public License v3.0Updated -
This is the CORE-V MCU project, hosting CORE-V's embedded-class cores.
Updated -
This is the CORE-V MCU project, hosting CORE-V's embedded-class cores.
Pending deletion 0Updated -
Functional verification project for the CORE-V family of RISC-V cores.
Updated -
Functional verification project for the CORE-V family of RISC-V cores.
Pending deletion 0Updated -
OpenHW Group / backup-20250316 / cv32e20-dv
Apache License 2.0Updated -
OpenHW Group / backup-20250309 / cva5
Apache License 2.0The CORE-V CVA5 is an Application class 5-stage RISC-V CPU specifically targetting FPGA implementations.
Pending deletion 0Updated -
OpenHW Group / backup-20250316 / cva5
Apache License 2.0The CORE-V CVA5 is an Application class 5-stage RISC-V CPU specifically targetting FPGA implementations.
Updated -
OpenHW Group / backup-20250309 / cve2
Apache License 2.0The CORE-V CVE2 is a small 32 bit RISC-V CPU core (RV32IMC/EMC) with a two stage pipeline, based on the original zero-riscy work from ETH Zurich and Ibex work from lowRISC.
Pending deletion 0Updated -
OpenHW Group / backup-20250316 / cve2
Apache License 2.0The CORE-V CVE2 is a small 32 bit RISC-V CPU core (RV32IMC/EMC) with a two stage pipeline, based on the original zero-riscy work from ETH Zurich and Ibex work from lowRISC.
Updated -
CORE-V Wally is a configurable RISC-V Processor associated with RISC-V System-on-Chip Design textbook. Contains a 5-stage pipeline, support for A, B, C, D, F, M and Q extensions, and optional caches, BP, FPU, VM/MMU, AHB, RAMs, and peripherals.
Updated