Explore projects
-
CORE-V Wally is a configurable RISC-V Processor associated with RISC-V System-on-Chip Design textbook. Contains a 5-stage pipeline, support for A, B, C, D, F, M and Q extensions, and optional caches, BP, FPU, VM/MMU, AHB, RAMs, and peripherals.
Pending deletion 0Updated -
4 stage, in-order, secure RISC-V core based on the CV32E40P with Zfinx and Zce ISA extentions
Pending deletion 0Updated -
CV32E40P is an in-order 4-stage RISC-V RV32IMFCXpulp CPU based on RI5CY from PULP-Platform
Pending deletion 0Updated -
Pending deletion 0Updated
-
4 stage, in-order, compute RISC-V core based on the CV32E40P
Pending deletion 0Updated -
The CORE-V CVA6 is an Application class 6-stage RISC-V CPU capable of booting Linux
Pending deletion 0Updated -
Advanced Verification Methodologies for RISC-V and related IP
Pending deletion 0Updated -
RTL sources of the High-Performance L1 Dcache (HPDcache) for OpenHW CV cores
Pending deletion 0Updated -
The CORE-V CVA5 is an Application class 5-stage RISC-V CPU specifically targetting FPGA implementations.
Pending deletion 0Updated -
Parametric floating-point unit with support for standard RISC-V formats and operations as well as transprecision formats.
Pending deletion 0Updated -
Small and simple APB interrupt controller
Pending deletion 0Updated -
The purpose of the repo is to support CORE-V Wally architectural verification
Pending deletion 0Updated -
Verification environment for the OpenHW Group's CORE-V High Performance Data Cache controller.
Pending deletion 0Updated -
Pending deletion 0Updated
-
Pending deletion 0Updated
-
CV32E40X Design-Verification environment
Pending deletion 0Updated -
Functional verification project for the CORE-V family of RISC-V cores.
Pending deletion 0Updated -
Pending deletion 0Updated
-
CV32E40S Design-Verification environment
Pending deletion 0Updated -
The CORE-V CVE2 is a small 32 bit RISC-V CPU core (RV32IMC/EMC) with a two stage pipeline, based on the original zero-riscy work from ETH Zurich and Ibex work from lowRISC.
Pending deletion 0Updated