Explore projects
-
OpenHW Group / backup-20250420 / cv32e20-dv
Apache License 2.0Pending deletion 0Updated -
Advanced Verification Methodologies for RISC-V and related IP
Pending deletion 0Updated -
RTL sources of the High-Performance L1 Dcache (HPDcache) for OpenHW CV cores
Pending deletion 0Updated -
OpenHW Group / backup-20250420 / cva6
Apache License 2.0The CORE-V CVA6 is an Application class 6-stage RISC-V CPU capable of booting Linux
Pending deletion 0Updated -
OpenHW Group / backup-20250420 / cve2
Apache License 2.0The CORE-V CVE2 is a small 32 bit RISC-V CPU core (RV32IMC/EMC) with a two stage pipeline, based on the original zero-riscy work from ETH Zurich and Ibex work from lowRISC.
Pending deletion 0Updated -
OpenHW Group / backup-20250420 / cv32e40x
Apache License 2.04 stage, in-order, compute RISC-V core based on the CV32E40P
Pending deletion 0Updated -
This is the CORE-V MCU project, hosting CORE-V's embedded-class cores.
Pending deletion 0Updated -
OpenHW Group / backup-20250420 / cv-hpdcache-verif
Apache License 2.0Verification environment for the OpenHW Group's CORE-V High Performance Data Cache controller.
Pending deletion 0Updated -
Pending deletion 0Updated
-
The purpose of the repo is to support CORE-V Wally architectural verification
Pending deletion 0Updated -
OpenHW Group / backup-20250420 / timer_unit
Apache License 2.0Pending deletion 0Updated -
OpenHW Group / backup-20250420 / cv32e40s
Apache License 2.04 stage, in-order, secure RISC-V core based on the CV32E40P
Pending deletion 0Updated -
OpenHW Group / backup-20250420 / apb_interrupt_cntrl
Apache License 2.0Small and simple APB interrupt controller
Pending deletion 0Updated -
OpenHW Group / backup-20250420 / cv32e40s-dv
Apache License 2.0CV32E40S Design-Verification environment
Pending deletion 0Updated -
RISC-V eXtension interface that provides a generalized framework suitable to implement custom coprocessors and ISA extensions
Pending deletion 0Updated -
CORE-V MCU UVM Environment and Test Bench
Pending deletion 0Updated -
CV32E40X Design-Verification environment
Pending deletion 0Updated -
CORE-V Wally is a configurable RISC-V Processor associated with RISC-V System-on-Chip Design textbook. Contains a 5-stage pipeline, support for A, B, C, D, F, M and Q extensions, and optional caches, BP, FPU, VM/MMU, AHB, RAMs, and peripherals.
Pending deletion 0Updated -
OpenHW Group / backup-20250420 / cva5
Apache License 2.0The CORE-V CVA5 is an Application class 5-stage RISC-V CPU specifically targetting FPGA implementations.
Pending deletion 0Updated -
Pending deletion 0Updated