Explore projects
-
OpenHW Group / backup-20260111 / timer_unit
Apache License 2.0Updated -
OpenHW Group / backup-20260111 / apb_interrupt_cntrl
Apache License 2.0Small and simple APB interrupt controller
Updated -
CORE-V Wally is a configurable RISC-V Processor associated with RISC-V System-on-Chip Design textbook. Contains a 5-stage pipeline, support for A, B, C, D, F, M and Q extensions, and optional caches, BP, FPU, VM/MMU, AHB, RAMs, and peripherals.
Updated -
This is the CORE-V MCU project, hosting CORE-V's embedded-class cores.
Updated -
OpenHW Group / backup-20260111 / cve2
Apache License 2.0The CORE-V CVE2 is a small 32 bit RISC-V CPU core (RV32IMC/EMC) with a two stage pipeline, based on the original zero-riscy work from ETH Zurich and Ibex work from lowRISC.
Updated -
Functional verification project for the CORE-V family of RISC-V cores.
Updated -
OpenHW Group / backup-20260111 / cvfpu
Apache License 2.0Parametric floating-point unit with support for standard RISC-V formats and operations as well as transprecision formats.
Updated -
OpenHW Group / backup-20260111 / cv32e40p
Apache License 2.0CV32E40P is an in-order 4-stage RISC-V RV32IMFCXpulp CPU based on RI5CY from PULP-Platform
Updated