Explore projects
-
Eclipse Research Labs / CODECO Project / Automated Configuration Management - ACM
Apache License 2.0Updated -
-
Eclipse Foundation / IT / APIs / eclipsefdn-mailing-lists-api
Apache License 2.0Updated -
Eclipse Foundation / IT / APIs / eclipsefdn-downloads-api
Apache License 2.0Updated -
Functional verification project for the CORE-V family of RISC-V cores.
Updated -
Documentation for the OpenHW Group's set of CORE-V RISC-V cores
Updated -
RISC-V eXtension interface that provides a generalized framework suitable to implement custom coprocessors and ISA extensions
Updated -
-
OpenHW Group / backup-20240428 / cve2
Apache License 2.0The CORE-V CVE2 is a small 32 bit RISC-V CPU core (RV32IMC/EMC) with a two stage pipeline, based on the original zero-riscy work from ETH Zurich and Ibex work from lowRISC.
Updated -
OpenHW Group / backup-20240428 / core-v-freertos
Apache License 2.0Updated -
OpenHW Group / backup-20240428 / force-riscv
Apache License 2.0Instruction Set Generator initially contributed by Futurewei
Updated -
CV32E40X Design-Verification environment
Updated -
-
OpenHW Group / backup-20240428 / corev-binutils-gdb
GNU Library General Public License v2 onlyUpdated -
-
OpenHW Group / backup-20240428 / cva5
Apache License 2.0The CORE-V CVA5 is an Application class 5-stage RISC-V CPU specifically targetting FPGA implementations.
Updated -
OpenHW Group / backup-20240428 / cv32e40s-dv
Apache License 2.0CV32E40S Design-Verification environment
Updated -
OpenHW Group / backup-20240428 / cv32e41p
Apache License 2.04 stage, in-order, secure RISC-V core based on the CV32E40P with Zfinx and Zce ISA extentions
Updated -
Eclipse Foundation / IT / Releng / GitLab Runner Service / gitlab-runner-as-code
Eclipse Public License 2.0GRAC! Gitlab Runner As Code
Updated