Explore projects
-
This is the CORE-V MCU project, hosting CORE-V's embedded-class cores.
Updated -
CORE-V Wally is a configurable RISC-V Processor associated with RISC-V System-on-Chip Design textbook. Contains a 5-stage pipeline, support for A, B, C, D, F, M and Q extensions, and optional caches, BP, FPU, VM/MMU, AHB, RAMs, and peripherals.
Pending deletion 0Updated -
The purpose of the repo is to support CORE-V Wally architectural verification
Updated -
OpenHW Group / backup-20250309 / cva6
Apache License 2.0The CORE-V CVA6 is an Application class 6-stage RISC-V CPU capable of booting Linux
Pending deletion 0Updated -
This is the CORE-V MCU project, hosting CORE-V's embedded-class cores.
Pending deletion 0Updated -
The purpose of the repo is to support CORE-V Wally architectural verification
Pending deletion 0Updated -
OpenHW Group / backup-20250309 / cve2
Apache License 2.0The CORE-V CVE2 is a small 32 bit RISC-V CPU core (RV32IMC/EMC) with a two stage pipeline, based on the original zero-riscy work from ETH Zurich and Ibex work from lowRISC.
Pending deletion 0Updated -
RTL sources of the High-Performance L1 Dcache (HPDcache) for OpenHW CV cores
Pending deletion 0Updated -
OpenHW Group / backup-20250309 / cva5
Apache License 2.0The CORE-V CVA5 is an Application class 5-stage RISC-V CPU specifically targetting FPGA implementations.
Pending deletion 0Updated -
Functional verification project for the CORE-V family of RISC-V cores.
Pending deletion 0Updated -
Functional verification project for the CORE-V family of RISC-V cores.
Updated -
OpenHW Group / backup-20250316 / cva6
Apache License 2.0The CORE-V CVA6 is an Application class 6-stage RISC-V CPU capable of booting Linux
Updated -
CORE-V Wally is a configurable RISC-V Processor associated with RISC-V System-on-Chip Design textbook. Contains a 5-stage pipeline, support for A, B, C, D, F, M and Q extensions, and optional caches, BP, FPU, VM/MMU, AHB, RAMs, and peripherals.
Updated -
RTL sources of the High-Performance L1 Dcache (HPDcache) for OpenHW CV cores
Updated -
OpenHW Group / backup-20250316 / cva5
Apache License 2.0The CORE-V CVA5 is an Application class 5-stage RISC-V CPU specifically targetting FPGA implementations.
Updated -
OpenHW Group / backup-20250316 / cv32e20-dv
Apache License 2.0Updated -
OpenHW Group / backup-20250316 / cve2
Apache License 2.0The CORE-V CVE2 is a small 32 bit RISC-V CPU core (RV32IMC/EMC) with a two stage pipeline, based on the original zero-riscy work from ETH Zurich and Ibex work from lowRISC.
Updated